Avatar of 潘子傑.
潘子傑
Senior Process Engineer
Profile
Posts
0Connections
Print
Avatar of the user.

潘子傑

Senior Process Engineer
• 5 Years of experience in DPS processes, 2 years in WLCSP bumping, and 1 year in CIS processes. • Responsible for process optimization, failure mode analysis, SPC monitoring, Yield monitoring, NPI launch, cost reduction, UPH improvement, DOE, CIP, and new equipment qualification. • Strong team player with excellent cross-functional collaboration and communication skills; experienced in establishing systematic procedures and applying digital thinking and analytical logic.
Logo of the organization.
力成科技 Powertech Technology Inc.
Logo of the organization.
國立陽明交通大學(National Yang Ming Chiao Tung University)
臺南市, 台灣
Taiwan

Featured Resume

Uploaded on Aug 22nd 2025
Uploaded on Aug 22nd 2025

Professional Background

  • Current Status
    Unemployed
  • Profession
    Process Engineer
  • Fields
    Semiconductor
  • Work Experience
    6-10 years (4-6 years relevant)
  • Management
    I've had experience in managing 1-5 people
  • Skills
    Excel
    JMP
    ANOVA
    CIP
    DOE Experiment Design
    Process Improvement
    SPC製程管制分析
    Yield Enhancement
    NPI Management
    UPH Enhance
    Cost down
  • Languages
    English
    Fluent
    Chinese
    Native or Bilingual
  • Highest Level of Education
    Master

Job Search Preferences

  • Current Status
    Ready to interview
  • Desired Job Type
    Full-time
    Interested in working remotely
  • Desired Positions
    Process Engineer, Application Engineer
  • Desired Work Locations
    Tainan City, Taiwan
    Taiwan
  • Freelance
    Non-freelancer

Work Experience

Logo of the organization.

Senior Process Engineer

Nov 2019 - Jul 2025
5 yrs 9 mos
• 5 Years of experience in DPS processes, 2 years in WLCSP bumping, and 1 year in CIS processes • Responsible for process optimization, failure mode analysis, SPC monitoring, Yield monitoring, NPI launch, cost reduction, UPH improvement, DOE, CIP, and new equipment qualification Accomplishments • Resolved glass crack defects in the glass bonding process, reducing wafer scrap ratio to 0%. • Qualified and implemented a second-source protective liquid for laser grooving, saving 29.5% in costs. • Collaborated with IT and Production Management teams to develop a Tableau dashboard integrating lot history and material batch data for real-time visualization. • Built a Tableau report to visualize and summarize rework status across all processes. • Won 2nd place in the company's CIP competition by reducing hold ratio of tape residue defects from 4.9% to 0% and yield loss from 1481 ppm to 459 ppm. • Reduced backside chipping defect yield loss by optimizing dicing dressing recipe, cutting hold ratio from 5.47% to 0% and yield loss from 1333 ppm to 646 ppm. • Partnered with IT and AI teams to develop a real-time process monitoring system through AYEDAS (Advanced Yield Enhancement Data Analysis System). • Developed dicing processes for multi-chip and non-ground wafers. Approved and implemented second-source parts vendor for sputtering, achieving 34% cost savings. • Implement a second pre-clean chamber of the Applied Endura sputtering tool to handle incoming wafers with arcing issues.
Logo of the organization.

Manufacturing Supervisor

May 2017 - Oct 2019
2 yrs 6 mos
Accomplishments • Participated in Apple Mac Pro manufacturing established an anodizing production line and supported mass production ramp-up. • Assisted in the implementation of dual-acid chemical polishing, achieving a 50% reduction in process time.

Education

Logo of the organization.
Master’s Degree
Semiconductor Materials And Process Equipment
2021 - 2025