價格方案
Avatar of 潘子傑.
潘子傑
Senior Process Engineer
個人檔案
職場能力評價
0

貼文
0個聯絡人
列印
Avatar of the user.

潘子傑

Senior Process Engineer
• 5 Years of experience in DPS processes, 2 years in WLCSP bumping, and 1 year in CIS processes. • Responsible for process optimization, failure mode analysis, SPC monitoring, Yield monitoring, NPI launch, cost reduction, UPH improvement, DOE, CIP, and new equipment qualification. • Strong team player with excellent cross-functional collaboration and communication skills; experienced in establishing systematic procedures and applying digital thinking and analytical logic.
Logo of the organization.
力成科技 Powertech Technology Inc.
Logo of the organization.
國立陽明交通大學(National Yang Ming Chiao Tung University)
臺南市, 台灣
台灣

精選履歷

上傳於 2025年8月22日
上傳於 2025年8月22日

專業背景

  • 目前狀態
    待業中
  • 專業
    製程工程師
  • 產業
    半導體
  • 工作年資
    6 到 10 年 (4 到 6 年相關工作經驗)
  • 管理經歷
    我有管理 1~5 人的經驗
  • 技能
    Excel
    JMP
    ANOVA
    CIP
    DOE Experiment Design
    Process Improvement
    SPC製程管制分析
    Yield Enhancement
    NPI Management
    UPH Enhance
    Cost down
  • 語言能力
    English
    進階
    Chinese
    母語或雙語
  • 最高學歷
    碩士

求職偏好

  • 目前狀態
    正在積極求職中
  • 預期工作模式
    全職
    對遠端工作有興趣
  • 希望獲得的職位
    Process Engineer, Application Engineer
  • 期望的工作地點
    臺南市, 台灣
    台灣
  • 接案服務
    不提供接案服務

工作經驗

Logo of the organization.

Senior Process Engineer

2019年11月 - 2025年7月
5 年 9 個月
• 5 Years of experience in DPS processes, 2 years in WLCSP bumping, and 1 year in CIS processes • Responsible for process optimization, failure mode analysis, SPC monitoring, Yield monitoring, NPI launch, cost reduction, UPH improvement, DOE, CIP, and new equipment qualification Accomplishments • Resolved glass crack defects in the glass bonding process, reducing wafer scrap ratio to 0%. • Qualified and implemented a second-source protective liquid for laser grooving, saving 29.5% in costs. • Collaborated with IT and Production Management teams to develop a Tableau dashboard integrating lot history and material batch data for real-time visualization. • Built a Tableau report to visualize and summarize rework status across all processes. • Won 2nd place in the company's CIP competition by reducing hold ratio of tape residue defects from 4.9% to 0% and yield loss from 1481 ppm to 459 ppm. • Reduced backside chipping defect yield loss by optimizing dicing dressing recipe, cutting hold ratio from 5.47% to 0% and yield loss from 1333 ppm to 646 ppm. • Partnered with IT and AI teams to develop a real-time process monitoring system through AYEDAS (Advanced Yield Enhancement Data Analysis System). • Developed dicing processes for multi-chip and non-ground wafers. Approved and implemented second-source parts vendor for sputtering, achieving 34% cost savings. • Implement a second pre-clean chamber of the Applied Endura sputtering tool to handle incoming wafers with arcing issues.
Logo of the organization.

Manufacturing Supervisor

2017年5月 - 2019年10月
2 年 6 個月
Accomplishments • Participated in Apple Mac Pro manufacturing established an anodizing production line and supported mass production ramp-up. • Assisted in the implementation of dual-acid chemical polishing, achieving a 50% reduction in process time.

學歷

Logo of the organization.
碩士學位
Semiconductor Materials And Process Equipment
2021 - 2025

職場能力評價